### **Features**

- •High Performance, Low Power AVR® 8-Bit Microcontroller
- Advanced RISC Architecture
  - -130 Powerful Instructions Most Single Clock Cycle Execution
  - -32 x 8 General Purpose Working Registers
  - -Fully Static Operation
  - -Up to 16 MIPS Throughput at 16 MHz
  - -On-Chip 2-cycle Multiplier
- •Non-volatile Program and Data Memories
  - -16K bytes of In-System Self-Programmable Flash
    - Endurance: 10,000 Write/Erase Cycles
  - -Optional Boot Code Section with Independent Lock Bits

In-System Programming by On-chip Boot Program

**True Read-While-Write Operation** 

-512 bytes EEPROM

Endurance: 100,000 Write/Erase Cycles

- -1K byte Internal SRAM
- -Programming Lock for Software Security
- •JTAG (IEEE std. 1149.1 compliant) Interface
  - -Boundary-scan Capabilities According to the JTAG Standard
  - -Extensive On-chip Debug Support
- -Programming of Flash, EEPROM, Fuses, and Lock Bits through the JTAG Interface
- Peripheral Features
  - -Two 8-bit Timer/Counters with Separate Prescaler and Compare Mode
  - One 16-bit Timer/Counter with Separate Prescaler, Compare Mode, and Capture Mode
  - -Real Time Counter with Separate Oscillator
  - -Four PWM Channels
  - -8-channel, 10-bit ADC
  - -Programmable Serial USART
  - -Master/Slave SPI Serial Interface
  - -Universal Serial Interface with Start Condition Detector
  - -Programmable Watchdog Timer with Separate On-chip Oscillator
  - -On-chip Analog Comparator
  - -Interrupt and Wake-up on Pin Change
- •Special Microcontroller Features
  - -Power-on Reset and Programmable Brown-out Detection
  - -Internal Calibrated Oscillator
  - -External and Internal Interrupt Sources
  - -Five Sleep Modes: Idle, ADC Noise Reduction, Power-save, Power-down, and Standby
- •I/O and Packages
  - -53 Programmable I/O Lines
  - -64-lead TQFP and 64-pad MLF
- •Speed Grade:
  - -ATmega165V: 0 4 MHz @ 1.8 5.5V, 0 8 MHz @ 2.7 5.5V
  - -ATmega165: 0 8 MHz @ 2.7 5.5V, 0 16 MHz @ 4.5 5.5V
- •Temperature range:
  - --40°C to 85°C Industrial
- •Ultra-Low Power Consumption
  - -Active Mode:
    - 1 MHz, 1.8V: 350µA
    - 32 kHz, 1.8V: 20µA (including Oscillator)
  - -Power-down Mode:
    - 0.1µA at 1.8V



8-bit **AVR**® Microcontroller with 16K Bytes In-System Programmable Flash

ATmega165V ATmega165

Preliminary Summary



2573AS-AVR-06/04



## **Pin Configurations**

Figure 1. Pinout ATmega165



Note:The large center pad underneath the MLF packages is made of metal and internally connected to GND. It should be soldered or glued to the board to ensure good mechanical stability. If the center pad is left unconnected, the package might loosen from the board.

### **Disclaimer**

Typical values contained in this datasheet are based on simulations and characterization of other AVR microcontrollers manufactured on the same process technology. Min and Max values will be available after the device is characterized.

## **Overview**

The ATmega165 is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the ATmega165 achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed.

## **Block Diagram**

Figure 2. Block Diagram







The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.

The ATmega165 provides the following features: 16K bytes of In-System Programmable Flash with Read-While-Write capabilities, 512 bytes EEPROM, 1K byte SRAM, 53 general purpose I/O lines, 32 general purpose working registers, a JTAG interface for Boundary-scan, On-chip Debugging support and programming, three flexible Timer/Counters with compare modes, internal and external interrupts, a serial programmable USART, Universal Serial Interface with Start Condition Detector, an 8-channel, 10-bit ADC, a programmable Watchdog Timer with internal Oscillator, an SPI serial port, and five software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, Timer/Counters, SPI port, and interrupt system to continue functioning. The Power-down mode saves the register contents but freezes the Oscillator, disabling all other chip functions until the next interrupt or hardware reset. In Powersave mode, the asynchronous timer continues to run, allowing the user to maintain a timer base while the rest of the device is sleeping. The ADC Noise Reduction mode stops the CPU and all I/O modules except asynchronous timer and ADC, to minimize switching noise during ADC conversions. In Standby mode, the crystal/resonator Oscillator is running while the rest of the device is sleeping. This allows very fast start-up combined with low-power consumption.

The device is manufactured using Atmel's high density non-volatile memory technology. The On-chip ISP Flash allows the program memory to be reprogrammed In-System through an SPI serial interface, by a conventional non-volatile memory programmer, or by an On-chip Boot program running on the AVR core. The Boot program can use any interface to download the application program in the Application Flash memory. Software in the Boot Flash section will continue to run while the Application Flash section is updated, providing true Read-While-Write operation. By combining an 8-bit RISC CPU with In-System Self-Programmable Flash on a monolithic chip, the Atmel ATmega165 is a powerful microcontroller that provides a highly flexible and cost effective solution to many embedded control applications.

The ATmega165 AVR is supported with a full suite of program and system development tools including: C Compilers, Macro Assemblers, Program Debugger/Simulators, In-Circuit Emulators, and Evaluation kits.

## **Pin Descriptions**

VCC Digital supply voltage.

**GND** Ground.

Port A (PA7..PA0)

Port A is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port A output buffers have symmetrical drive characteristics with both high sink

and source capability. As inputs, Port A pins that are externally pulled low will source current if the pull-up resistors are activated. The Port A pins are tri-stated when a reset

condition becomes active, even if the clock is not running.

Port B (PB7..PB0)

Port B is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port B output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset

condition becomes active, even if the clock is not running.

Port B has better driving capabilities than the other ports.

Port B also serves the functions of various special features of the ATmega165 as listed

on page 59.

Port C (PC7..PC0)

Port C is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port C output buffers have symmetrical drive characteristics with both high sink

and source capability. As inputs, Port C pins that are externally pulled low will source current if the pull-up resistors are activated. The Port C pins are tri-stated when a reset

condition becomes active, even if the clock is not running.

Port D (PD7..PD0)

Port D is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port D output buffers have symmetrical drive characteristics with both high sink

and source capability. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tri-stated when a reset

condition becomes active, even if the clock is not running.

Port D also serves the functions of various special features of the ATmega165 as listed

on page 62.

Port E (PE7..PE0)

Port E is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port E output buffers have symmetrical drive characteristics with both high sink

and source capability. As inputs, Port E pins that are externally pulled low will source current if the pull-up resistors are activated. The Port E pins are tri-stated when a reset

condition becomes active, even if the clock is not running.

Port E also serves the functions of various special features of the ATmega165 as listed

on page 63.

**Port F (PF7..PF0)** Port F serves as the analog inputs to the A/D Converter.

Port F also serves as an 8-bit bi-directional I/O port, if the A/D Converter is not used. Port pins can provide internal pull-up resistors (selected for each bit). The Port F output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port F pins that are externally pulled low will source current if the pull-up resistors are activated. The Port F pins are tri-stated when a reset condition becomes

active, even if the clock is not running. If the JTAG interface is enabled, the pull-up resis-



tors on pins PF7(TDI), PF5(TMS), and PF4(TCK) will be activated even if a reset occurs.

Port F also serves the functions of the JTAG interface.

Port G (PG4..PG0) Port G is a 5-bit bi-directional I/O port with internal pull-up resistors (selected for each

bit). The Port G output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port G pins that are externally pulled low will source current if the pull-up resistors are activated. The Port G pins are tri-stated when a reset

condition becomes active, even if the clock is not running.

Port G also serves the functions of various special features of the ATmega165 as listed

on page 63.

RESET Reset input. A low level on this pin for longer than the minimum pulse length will gener-

ate a reset, even if the clock is not running. The minimum pulse length is given in Table

16 on page 38. Shorter pulses are not guaranteed to generate a reset.

**XTAL1** Input to the inverting Oscillator amplifier and input to the internal clock operating circuit.

**XTAL2** Output from the inverting Oscillator amplifier.

AVCC AVCC is the supply voltage pin for Port F and the A/D Converter. It should be externally

connected to V<sub>CC</sub>, even if the ADC is not used. If the ADC is used, it should be con-

nected to V<sub>CC</sub> through a low-pass filter.

**AREF** This is the analog reference pin for the A/D Converter.

# **Register Summary**

| Address          | Name                 | Bit 7 | Bit 6 | Bit 5 | Bit 4        | Bit 3             | Bit 2        | Bit 1             | Bit 0 | Page |
|------------------|----------------------|-------|-------|-------|--------------|-------------------|--------------|-------------------|-------|------|
|                  |                      |       |       |       |              |                   |              |                   |       | raye |
| (0xFF)<br>(0xFE) | Reserved<br>Reserved | _     | _     | _     | _            | _                 | _            |                   | _     |      |
| (0xFD)           | Reserved             | _     | _     | _     | _            | _                 | _            |                   | _     |      |
| (0xFC)           | Reserved             | _     | _     | _     | _            | _                 | _            | _                 | _     |      |
| (0xFB)           | Reserved             | -     | -     | -     | -            | -                 | -            | _                 | =     |      |
| (0xFA)           | Reserved             | -     | -     | -     | _            | -                 | -            | _                 | -     |      |
| (0xF9)           | Reserved             | -     | =     | -     | -            | -                 | -            | -                 | -     |      |
| (0xF8)           | Reserved             | -     | -     | -     | -            | -                 | -            | -                 | -     |      |
| (0xF7)           | Reserved             | -     | -     | -     | _            | -                 | -            | -                 | -     |      |
| (0xF6)           | Reserved             | -     | -     | -     | -            | -                 | -            | -                 | -     |      |
| (0xF5)           | Reserved             | -     | -     | -     | _            | -                 | -            | -                 | _     |      |
| (0xF4)           | Reserved             | _     | -     | _     | _            | -                 | _            | _                 | _     |      |
| (0xF3)           | Reserved             | _     | _     | _     | _            | _                 | _            |                   | _     |      |
| (0xF2)<br>(0xF1) | Reserved<br>Reserved | _     | _     |       |              | _                 |              |                   |       |      |
| (0xF0)           | Reserved             | _     | _     | _     | _            | _                 | _            |                   | _     |      |
| (0xEF)           | Reserved             | _     | _     | _     | _            | _                 | _            | _                 | _     |      |
| (0xEE)           | Reserved             | -     | -     | -     | -            | -                 | -            | =                 | _     |      |
| (0xED)           | Reserved             | -     | -     | -     | -            | -                 | -            | -                 | _     |      |
| (0xEC)           | Reserved             | -     | _     | _     | _            | _                 | -            | -                 | _     |      |
| (0xEB)           | Reserved             | =     | =     | -     | =            | =                 | =            | =                 | -     |      |
| (0xEA)           | Reserved             | -     | -     | -     | -            | -                 | -            | 1                 | -     |      |
| (0xE9)           | Reserved             | -     | -     | -     | -            | -                 | -            | -                 | _     |      |
| (0xE8)           | Reserved             | -     | -     | -     | _            | -                 | -            | -                 | _     |      |
| (0xE7)           | Reserved             | -     | -     | _     | _            | -                 | _            | _                 | _     | 1    |
| (0xE6)           | Reserved             | -     | -     | _     | _            | -                 | -            | _                 | _     |      |
| (0xE5)           | Reserved             | -     | -     | _     | _            | -                 | -            | _                 | _     |      |
| (0xE4)<br>(0xE3) | Reserved<br>Reserved | _     | _     | _     | _            | _                 | _            |                   | _     |      |
| (0xE3)           | Reserved             | _     |       |       |              |                   |              |                   |       |      |
| (0xE1)           | Reserved             | _     | _     | _     | _            | _                 | _            | _                 | _     |      |
| (0xE0)           | Reserved             | _     | _     | _     | _            | _                 | _            | _                 | _     |      |
| (0xDF)           | Reserved             | -     | -     | -     | -            | -                 | -            | _                 | =     |      |
| (0xDE)           | Reserved             | _     | _     | _     | _            | _                 | _            | _                 | _     |      |
| (0xDD)           | Reserved             | -     | =     | -     | -            | -                 | -            | -                 | -     |      |
| (0xDC)           | Reserved             | -     | -     | -     | -            | -                 | -            | -                 | -     |      |
| (0xDB)           | Reserved             | -     | -     | -     | -            | -                 | -            | -                 | -     |      |
| (0xDA)           | Reserved             | -     | -     | _     | _            | -                 | -            | -                 | _     |      |
| (0xD9)           | Reserved             | -     | -     | _     | _            | -                 | -            | _                 | -     |      |
| (0xD8)           | Reserved             | _     | -     | _     | _            | -                 | -            | _                 | _     |      |
| (0xD7)<br>(0xD6) | Reserved<br>Reserved | _     | _     | _     | _            | _                 | _            |                   | _     |      |
| (0xD6)           | Reserved             | _     |       | _     |              |                   |              |                   | _     |      |
| (0xD4)           | Reserved             | _     | _     | _     | _            | _                 | _            | _                 | _     |      |
| (0xD3)           | Reserved             | -     | -     | -     | -            | -                 | -            | =                 | _     |      |
| (0xD2)           | Reserved             | -     | -     | -     | -            | -                 | -            | -                 | _     |      |
| (0xD1)           | Reserved             | -     | -     | -     | -            | -                 | -            | -                 | -     |      |
| (0xD0)           | Reserved             | =     | =     | -     | =            | =                 | =            | =                 | -     |      |
| (0xCF)           | Reserved             | -     | -     | -     | -            | -                 | -            | 1                 | -     |      |
| (0xCE)           | Reserved             | -     | -     | -     | -            | -                 | -            | -                 | _     |      |
| (0xCD)           | Reserved             | -     | _     | -     | -            | _                 | -            | -                 | -     |      |
| (0xCC)           | Reserved             | -     | -     | _     | -            | -                 | -            | -                 | _     |      |
| (0xCB)           | Reserved             | _     | _     | _     | -            | _                 | _            | _                 | _     |      |
| (0xCA)           | Reserved             | _     | -     | -     | -            | _                 | _            | -                 | -     | -    |
| (0xC9)<br>(0xC8) | Reserved<br>Reserved | _     | _     | _     | _            | _                 | _            | -                 | _     |      |
| (0xC8)<br>(0xC7) | Reserved             | _     | _     | _     | _            | _                 | _            |                   | _     |      |
| (0xC7)           | UDR                  |       |       |       |              | Data Register     |              | _                 |       | 166  |
| (0xC5)           | UBRRH                |       |       |       | 33,411 1/0   | _ 3.0 1.0giotoi   | USART Baud F | ate Register High |       | 170  |
| (0xC4)           | UBRRL                |       |       |       | USART Baud I | Rate Register Lov |              | . Jg.             |       | 170  |
| (0xC3)           | Reserved             | =     | =     | _     | =            | -                 | =            | -                 | _     |      |
| (0xC2)           | UCSRC                | -     | UMSEL | UPM1  | UPM0         | USBS              | UCSZ1        | UCSZ0             | UCPOL | 166  |
| (0xC1)           | UCSRB                | RXCIE | TXCIE | UDRIE | RXEN         | TXEN              | UCSZ2        | RXB8              | TXB8  | 166  |
| (0xC0)           | UCSRA                | RXC   | TXC   | UDRE  | FE           | DOR               | UPE          | U2X               | MPCM  | 166  |





| Address          | Name                      | Bit 7  | Bit 6  | Bit 5  | Bit 4              | Bit 3                                   | Bit 2    | Bit 1          | Bit 0          | Page       |
|------------------|---------------------------|--------|--------|--------|--------------------|-----------------------------------------|----------|----------------|----------------|------------|
| (0xBF)           | Reserved                  | _      | _      | _      | _                  | _                                       | _        | _              | =              | . 3.       |
| (0xBE)           | Reserved                  | _      |        |        |                    | _                                       |          | _              |                |            |
| (0xBD)           | Reserved                  | _      | _      | _      | _                  | _                                       | _        | _              | _              |            |
| (0xBC)           | Reserved                  | _      | _      | _      | _                  | _                                       | _        | _              | _              |            |
| (0xBB)           | Reserved                  | -      | -      | _      | _                  | -                                       | _        | -              | _              |            |
| (0xBA)           | USIDR                     |        | •      |        | USI Da             | ta Register                             | •        | •              |                | 181        |
| (0xB9)           | USISR                     | USISIF | USIOIF | USIPF  | USIDC              | USICNT3                                 | USICNT2  | USICNT1        | USICNT0        | 182        |
| (0xB8)           | USICR                     | USISIE | USIOIE | USIWM1 | USIWM0             | USICS1                                  | USICS0   | USICLK         | USITC          | 183        |
| (0xB7)           | Reserved                  | -      |        | -      | -                  | -                                       | -        | _              | -              |            |
| (0xB6)           | ASSR                      | =      | -      | _      | EXCLK              | AS2                                     | TCN2UB   | OCR2UB         | TCR2UB         | 134        |
| (0xB5)           | Reserved                  | =      | -      | _      | =                  | _                                       | -        | -              | -              |            |
| (0xB4)           | Reserved                  | -      | -      | -      | -                  | -                                       | -        | -              | -              |            |
| (0xB3)           | OCR2A                     |        |        | Tim    | ner/Counter2 Out   | put Compare Reg                         | jister A |                |                | 133        |
| (0xB2)           | TCNT2                     |        | •      |        | Timer/Co           | unter2 (8-bit)                          |          | •              |                | 133        |
| (0xB1)           | Reserved                  | -      | -      | _      | -                  | -                                       | -        | -              | -              |            |
| (0xB0)           | TCCR2A                    | FOC2A  | WGM20  | COM2A1 | COM2A0             | WGM21                                   | CS22     | CS21           | CS20           | 131        |
| (0xAF)           | Reserved                  | -      | -      | -      | -                  | -                                       | -        | -              | -              |            |
| (0xAE)           | Reserved                  | -      | -      | -      | -                  | -                                       | -        | -              | -              |            |
| (0xAD)           | Reserved                  | -      | -      | -      | _                  | -                                       | -        | -              | -              |            |
| (0xAC)           | Reserved                  | -      | -      | _      | _                  | -                                       | _        | -              | _              |            |
| (0xAB)           | Reserved                  | =      | -      | _      | _                  | -                                       | _        | -              | _              |            |
| (0xAA)           | Reserved                  | -      | -      | -      | _                  | -                                       | _        | -              | -              |            |
| (0xA9)           | Reserved                  | =      | -      | _      | _                  | -                                       | _        | -              | _              |            |
| (0xA8)           | Reserved                  | -      | -      | _      | _                  | _                                       | _        | -              | -              |            |
| (0xA7)           | Reserved                  | -      | -      | -      | _                  | -                                       | -        | -              | -              |            |
| (0xA6)           | Reserved                  | -      | -      | _      | _                  | -                                       | -        | -              | -              |            |
| (0xA5)           | Reserved                  | =      | -      | _      | -                  | _                                       | _        | -              | -              |            |
| (0xA4)           | Reserved                  | _      | -      |        | -                  |                                         |          | -              | -              |            |
| (0xA3)<br>(0xA2) | Reserved<br>Reserved      | _      | _      | _      | _                  | _                                       | _        | -              | -              |            |
| (0xA2)<br>(0xA1) | Reserved                  | _      | _      | _      | _                  | _                                       | _        | _              |                |            |
| (0xA0)           | Reserved                  | _      | _      | _      |                    | _                                       | _        | _              |                |            |
| (0x9F)           | Reserved                  | _      | _      | _      | _                  | _                                       | _        | _              | _              |            |
| (0x9E)           | Reserved                  | _      | _      | _      | _                  | _                                       | _        | _              | _              |            |
| (0x9D)           | Reserved                  | _      | _      | _      | _                  | _                                       | _        | _              | _              |            |
| (0x9C)           | Reserved                  | _      | _      | _      | _                  | -                                       | _        | _              | _              |            |
| (0x9B)           | Reserved                  | _      | _      | _      | _                  | _                                       | _        | _              | _              |            |
| (0x9A)           | Reserved                  | -      | -      | _      | _                  | -                                       | _        | -              | _              |            |
| (0x99)           | Reserved                  | -      | _      | _      | -                  | _                                       | -        | _              | _              |            |
| (0x98)           | Reserved                  | -      | -      | -      | -                  | -                                       | -        | _              | -              |            |
| (0x97)           | Reserved                  | -      | -      | -      | -                  | -                                       | -        | _              | -              |            |
| (0x96)           | Reserved                  | =      | -      | _      | =                  | _                                       | -        | -              | -              |            |
| (0x95)           | Reserved                  | -      | -      | -      | -                  | -                                       | -        | -              | =              |            |
| (0x94)           | Reserved                  | -      | -      | _      | _                  | -                                       | _        | -              | _              |            |
| (0x93)           | Reserved                  | -      | -      | -      | _                  | -                                       | -        | -              | -              |            |
| (0x92)           | Reserved                  | -      | -      | _      | _                  | -                                       | -        | -              | _              |            |
| (0x91)           | Reserved                  | -      | -      | -      | -                  | -                                       | -        | -              | -              |            |
| (0x90)           | Reserved                  | -      | -      | -      | -                  | -                                       | -        | -              | -              |            |
| (0x8F)           | Reserved                  | _      | -      | _      | _                  | -                                       | _        | -              | _              |            |
| (0x8E)           | Reserved                  | -      | -      | _      | _                  | -                                       | -        | -              | -              |            |
| (0x8D)           | Reserved                  | =      | -      | _      | _                  | -                                       | _        | -              | _              |            |
| (0x8C)           | Reserved                  | -      | =      |        | -                  | -                                       | -        | -              | -              |            |
| (0x8B)           | OCR1BH                    |        |        |        |                    | Compare Register                        |          |                |                | 117        |
| (0x8A)           | OCR1BL                    | -      |        |        |                    | Compare Register                        |          |                |                | 117        |
| (0x89)           | OCR1AH                    |        |        |        |                    | Compare Register                        |          |                |                | 117        |
| (0x88)           | OCR1AL                    |        |        |        |                    | Compare Register<br>Capture Register    |          |                |                | 117        |
| (0x87)           | ICR1H<br>ICR1L            |        |        |        |                    |                                         |          |                |                | 118<br>118 |
| (0x86)<br>(0x85) | TCNT1H                    | +      |        |        |                    | Capture Register<br>unter Register Hig  | -        |                |                | 117        |
| (0x85)<br>(0x84) | TCNT1H<br>TCNT1L          | +      |        |        |                    | unter Register Hig<br>unter Register Lo |          |                |                | 117        |
| (0x84)<br>(0x83) | Reserved                  | _      | _      |        | er/Counter i - Coi | unter Register Lo                       | w byte   | _              | _              | 117        |
|                  | TCCR1C                    | FOC1A  | FOC1B  | _      | _                  | _                                       | _        | -              | _              | 116        |
| ((IVX'))         |                           | ICNC1  | ICES1  | _      | WGM13              | WGM12                                   | CS12     | CS11           | CS10           | 115        |
| (0x82)           | TCCR1R                    |        |        |        |                    |                                         |          |                | 0010           | 110        |
| (0x81)           | TCCR1B<br>TCCR1A          |        |        |        |                    |                                         |          |                |                |            |
|                  | TCCR1B<br>TCCR1A<br>DIDR1 | COM1A1 | COM1A0 | COM1B1 | COM1B0             | -<br>-                                  | -        | WGM11<br>AIN1D | WGM10<br>AIN0D | 113<br>188 |

| Address                                                                                                                                                                                                                                         | Name                                                                                                                             | Bit 7                                  | Bit 6                        | Bit 5                                         | Bit 4                                                                                                                                      | Bit 3                                                                                                                                                                            | Bit 2                                                 | Bit 1                                           | Bit 0                                                 | Page                                                                                               |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| (0x7D)                                                                                                                                                                                                                                          | Reserved                                                                                                                         | _                                      | _                            | _                                             | _                                                                                                                                          | _                                                                                                                                                                                | _                                                     | _                                               | _                                                     |                                                                                                    |
| (0x7C)                                                                                                                                                                                                                                          | ADMUX                                                                                                                            | REFS1                                  | REFS0                        | ADLAR                                         | MUX4                                                                                                                                       | MUX3                                                                                                                                                                             | MUX2                                                  | MUX1                                            | MUX0                                                  | 202                                                                                                |
| (0x7B)                                                                                                                                                                                                                                          | ADCSRB                                                                                                                           | -                                      | ACME                         | -                                             | -                                                                                                                                          | -                                                                                                                                                                                | ADTS2                                                 | ADTS1                                           | ADTS0                                                 | 186, 206                                                                                           |
| (0x7A)                                                                                                                                                                                                                                          | ADCSRA                                                                                                                           | ADEN                                   | ADSC                         | ADATE                                         | ADIF                                                                                                                                       | ADIE                                                                                                                                                                             | ADPS2                                                 | ADPS1                                           | ADPS0                                                 | 204                                                                                                |
| (0x79)                                                                                                                                                                                                                                          | ADCH                                                                                                                             | 7.52.1                                 | 7.500                        | 7.27.1.2                                      |                                                                                                                                            | gister High byte                                                                                                                                                                 | 7121 02                                               | 7.5. 0.                                         | 7121 00                                               | 205                                                                                                |
| (0x78)                                                                                                                                                                                                                                          | ADCL                                                                                                                             |                                        |                              |                                               |                                                                                                                                            | egister Low byte                                                                                                                                                                 |                                                       |                                                 |                                                       | 205                                                                                                |
| (0x77)                                                                                                                                                                                                                                          | Reserved                                                                                                                         | _                                      | _                            | _                                             | _                                                                                                                                          | _                                                                                                                                                                                | _                                                     | _                                               | _                                                     |                                                                                                    |
| (0x76)                                                                                                                                                                                                                                          | Reserved                                                                                                                         | _                                      | _                            | _                                             | _                                                                                                                                          | _                                                                                                                                                                                | _                                                     | _                                               | _                                                     |                                                                                                    |
| (0x75)                                                                                                                                                                                                                                          | Reserved                                                                                                                         | _                                      | _                            | _                                             | _                                                                                                                                          | _                                                                                                                                                                                | _                                                     | _                                               | _                                                     |                                                                                                    |
| (0x74)                                                                                                                                                                                                                                          | Reserved                                                                                                                         | _                                      | _                            | _                                             | _                                                                                                                                          | _                                                                                                                                                                                | _                                                     | -                                               | _                                                     |                                                                                                    |
| (0x73)                                                                                                                                                                                                                                          | Reserved                                                                                                                         | _                                      | _                            | _                                             | _                                                                                                                                          | _                                                                                                                                                                                | _                                                     | _                                               | _                                                     |                                                                                                    |
| (0x72)                                                                                                                                                                                                                                          | Reserved                                                                                                                         | _                                      | _                            | _                                             | _                                                                                                                                          | _                                                                                                                                                                                | _                                                     | -                                               | _                                                     |                                                                                                    |
| (0x71)                                                                                                                                                                                                                                          | Reserved                                                                                                                         | _                                      | -                            | _                                             | _                                                                                                                                          | -                                                                                                                                                                                | _                                                     | -                                               | -                                                     |                                                                                                    |
| (0x70)                                                                                                                                                                                                                                          | TIMSK2                                                                                                                           | _                                      | _                            | _                                             | _                                                                                                                                          | _                                                                                                                                                                                | _                                                     | OCIE2A                                          | TOIE2                                                 | 136                                                                                                |
| (0x6F)                                                                                                                                                                                                                                          | TIMSK1                                                                                                                           | _                                      | _                            | ICIE1                                         | -                                                                                                                                          | _                                                                                                                                                                                | OCIE1B                                                | OCIE1A                                          | TOIE1                                                 | 118                                                                                                |
| (0x6E)                                                                                                                                                                                                                                          | TIMSK0                                                                                                                           | _                                      | _                            | -                                             | _                                                                                                                                          | _                                                                                                                                                                                | -                                                     | OCIE0A                                          | TOIE0                                                 | 88                                                                                                 |
| (0x6D)                                                                                                                                                                                                                                          | Reserved                                                                                                                         | _                                      | _                            | _                                             | _                                                                                                                                          | _                                                                                                                                                                                | _                                                     | -                                               | -                                                     |                                                                                                    |
| (0x6C)                                                                                                                                                                                                                                          | PCMSK1                                                                                                                           | PCINT15                                | PCINT14                      | PCINT13                                       | PCINT12                                                                                                                                    | PCINT11                                                                                                                                                                          | PCINT10                                               | PCINT9                                          | PCINT8                                                | 74                                                                                                 |
| (0x6B)                                                                                                                                                                                                                                          | PCMSK0                                                                                                                           | PCINT7                                 | PCINT6                       | PCINT5                                        | PCINT4                                                                                                                                     | PCINT3                                                                                                                                                                           | PCINT2                                                | PCINT1                                          | PCINT0                                                | 74                                                                                                 |
| (0x6A)                                                                                                                                                                                                                                          | Reserved                                                                                                                         | -                                      | -                            | _                                             | _                                                                                                                                          | _                                                                                                                                                                                |                                                       | -                                               | _                                                     | · · · · · · · · · · · · · · · · · · ·                                                              |
| (0x69)                                                                                                                                                                                                                                          | EICRA                                                                                                                            | _                                      | _                            | _                                             | _                                                                                                                                          | _                                                                                                                                                                                | _                                                     | ISC01                                           | ISC00                                                 | 72                                                                                                 |
| (0x68)                                                                                                                                                                                                                                          | Reserved                                                                                                                         | _                                      | _                            | _                                             | _                                                                                                                                          | _                                                                                                                                                                                | _                                                     | _                                               | -                                                     | · -                                                                                                |
| (0x67)                                                                                                                                                                                                                                          | Reserved                                                                                                                         | _                                      | _                            | _                                             | _                                                                                                                                          | _                                                                                                                                                                                | _                                                     | _                                               | _                                                     |                                                                                                    |
| (0x66)                                                                                                                                                                                                                                          | OSCCAL                                                                                                                           |                                        |                              |                                               |                                                                                                                                            | ibration Register                                                                                                                                                                |                                                       |                                                 |                                                       | 28                                                                                                 |
| (0x65)                                                                                                                                                                                                                                          | Reserved                                                                                                                         | _                                      | _                            | =                                             | -                                                                                                                                          | –                                                                                                                                                                                | _                                                     | _                                               | _                                                     | 20                                                                                                 |
| (0x64)                                                                                                                                                                                                                                          | PRR                                                                                                                              | _                                      | _                            | _                                             | _                                                                                                                                          | PRTIM1                                                                                                                                                                           | PRSPI                                                 | PRUSART0                                        | PRADC                                                 | 34                                                                                                 |
| (0x63)                                                                                                                                                                                                                                          | Reserved                                                                                                                         | _                                      | _                            | _                                             | _                                                                                                                                          | -                                                                                                                                                                                | -                                                     | -                                               | -                                                     | 0-1                                                                                                |
| (0x62)                                                                                                                                                                                                                                          | Reserved                                                                                                                         | _                                      | _                            | _                                             | _                                                                                                                                          | _                                                                                                                                                                                | _                                                     | _                                               | _                                                     |                                                                                                    |
| (0x61)                                                                                                                                                                                                                                          | CLKPR                                                                                                                            | CLKPCE                                 | _                            | _                                             | _                                                                                                                                          | CLKPS3                                                                                                                                                                           | CLKPS2                                                | CLKPS1                                          | CLKPS0                                                | 29                                                                                                 |
| (0x60)                                                                                                                                                                                                                                          | WDTCR                                                                                                                            | -                                      | _                            | _                                             | WDCE                                                                                                                                       | WDE                                                                                                                                                                              | WDP2                                                  | WDP1                                            | WDP0                                                  | 43                                                                                                 |
| 0x3F (0x5F)                                                                                                                                                                                                                                     | SREG                                                                                                                             | ī                                      | Т                            | Н                                             | S                                                                                                                                          | V                                                                                                                                                                                | N                                                     | Z                                               | C                                                     | 9                                                                                                  |
| 0x3E (0x5E)                                                                                                                                                                                                                                     | SPH                                                                                                                              | _                                      | _                            |                                               | _                                                                                                                                          | _                                                                                                                                                                                | SP10                                                  | SP9                                             | SP8                                                   | 11                                                                                                 |
| 0x3D (0x5D)                                                                                                                                                                                                                                     | SPL                                                                                                                              | SP7                                    | SP6                          | SP5                                           | SP4                                                                                                                                        | SP3                                                                                                                                                                              | SP2                                                   | SP1                                             | SP0                                                   | 11                                                                                                 |
| 0x3C (0x5C)                                                                                                                                                                                                                                     | Reserved                                                                                                                         | 517                                    | 51 0                         | 01 3                                          | 51 4                                                                                                                                       | 010                                                                                                                                                                              | OI Z                                                  | 51 1                                            | 01 0                                                  |                                                                                                    |
| 0x3B (0x5B)                                                                                                                                                                                                                                     | Reserved                                                                                                                         |                                        |                              |                                               |                                                                                                                                            |                                                                                                                                                                                  |                                                       |                                                 |                                                       |                                                                                                    |
| 0x3A (0x5A)                                                                                                                                                                                                                                     | Reserved                                                                                                                         |                                        |                              |                                               |                                                                                                                                            |                                                                                                                                                                                  |                                                       |                                                 |                                                       |                                                                                                    |
| 0x39 (0x59)                                                                                                                                                                                                                                     | Reserved                                                                                                                         |                                        |                              |                                               |                                                                                                                                            |                                                                                                                                                                                  |                                                       |                                                 |                                                       |                                                                                                    |
| 0x38 (0x58)                                                                                                                                                                                                                                     | Reserved                                                                                                                         |                                        |                              |                                               |                                                                                                                                            |                                                                                                                                                                                  |                                                       |                                                 |                                                       |                                                                                                    |
| 0x37 (0x57)                                                                                                                                                                                                                                     | SPMCSR                                                                                                                           | SPMIE                                  | RWWSB                        | _                                             | RWWSRE                                                                                                                                     | BLBSET                                                                                                                                                                           | PGWRT                                                 | PGERS                                           | SPMEN                                                 | 238                                                                                                |
| 0x36 (0x56)                                                                                                                                                                                                                                     | Reserved                                                                                                                         | -                                      | -                            | _                                             | -                                                                                                                                          | -                                                                                                                                                                                | -                                                     | -                                               | -                                                     | 200                                                                                                |
| 0x35 (0x55)                                                                                                                                                                                                                                     | MCUCR                                                                                                                            | JTD                                    |                              |                                               |                                                                                                                                            |                                                                                                                                                                                  |                                                       |                                                 |                                                       |                                                                                                    |
| 0x34 (0x54)                                                                                                                                                                                                                                     | MCUSR                                                                                                                            |                                        |                              | _                                             | PLID                                                                                                                                       | _                                                                                                                                                                                | _                                                     | IVSFI                                           | IVCE                                                  | 216                                                                                                |
| 0x33 (0x53)                                                                                                                                                                                                                                     | 14100011                                                                                                                         | -                                      | _                            | _                                             | PUD                                                                                                                                        | -<br>WDRF                                                                                                                                                                        | -<br>BORE                                             | IVSEL<br>FXTRE                                  | IVCE<br>PORF                                          | 216<br>217                                                                                         |
| 0,000                                                                                                                                                                                                                                           | SMCR                                                                                                                             |                                        | -<br>-                       |                                               | PUD<br>JTRF<br>–                                                                                                                           | WDRF                                                                                                                                                                             | BORF                                                  | EXTRF                                           | PORF                                                  | 217                                                                                                |
| 0x32 (0x52)                                                                                                                                                                                                                                     | SMCR<br>Reserved                                                                                                                 | =                                      | -                            | -                                             | JTRF                                                                                                                                       |                                                                                                                                                                                  |                                                       |                                                 |                                                       |                                                                                                    |
| 0x32 (0x52)<br>0x31 (0x51)                                                                                                                                                                                                                      | Reserved                                                                                                                         | -<br>-<br>-                            | -<br>-<br>-                  | -<br>-<br>-                                   | JTRF                                                                                                                                       | WDRF<br>SM2                                                                                                                                                                      | BORF<br>SM1                                           | EXTRF<br>SM0                                    | PORF<br>SE<br>-                                       | 217<br>32                                                                                          |
| 0x31 (0x51)                                                                                                                                                                                                                                     | Reserved<br>OCDR                                                                                                                 | -<br>-<br>-<br>IDRD/OCD                | _<br>_<br>_<br>_<br>OCDR6    | _<br>_<br>_<br>_<br>OCDR5                     | JTRF  -  -  OCDR4                                                                                                                          | WDRF<br>SM2<br>-<br>OCDR3                                                                                                                                                        | BORF<br>SM1<br>-<br>OCDR2                             | EXTRF SM0 - OCDR1                               | PORF<br>SE<br>-<br>OCDR0                              | 217<br>32<br>212                                                                                   |
| 0x31 (0x51)<br>0x30 (0x50)                                                                                                                                                                                                                      | Reserved<br>OCDR<br>ACSR                                                                                                         | IDRD/OCD ACD                           | -<br>-<br>-<br>OCDR6<br>ACBG |                                               | JTRF  -  OCDR4  ACI                                                                                                                        | WDRF<br>SM2<br>-<br>OCDR3<br>ACIE                                                                                                                                                | BORF<br>SM1<br>-<br>OCDR2<br>ACIC                     | EXTRF SM0 - OCDR1 ACIS1                         | PORF SE - OCDR0 ACISO                                 | 217<br>32                                                                                          |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)                                                                                                                                                                                                       | Reserved OCDR ACSR Reserved                                                                                                      | -<br>-<br>-<br>IDRD/OCD                | _<br>_<br>_<br>_<br>OCDR6    | _<br>_<br>_<br>_<br>OCDR5                     | JTRF  - OCDR4  ACI -                                                                                                                       | WDRF SM2 - OCDR3 ACIE -                                                                                                                                                          | BORF<br>SM1<br>-<br>OCDR2                             | EXTRF SM0 - OCDR1                               | PORF<br>SE<br>-<br>OCDR0                              | 217<br>32<br>212<br>186                                                                            |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)                                                                                                                                                                                        | Reserved OCDR ACSR Reserved SPDR                                                                                                 | IDRD/OCD ACD -                         | -<br>-<br>OCDR6<br>ACBG      | -<br>-<br>-<br>OCDR5<br>ACO                   | JTRF  -  -  OCDR4  ACI  -  SPI Dat                                                                                                         | WDRF SM2 - OCDR3 ACIE - ta Register                                                                                                                                              | BORF SM1 - OCDR2 ACIC -                               | EXTRF SM0  - OCDR1 ACIS1 -                      | PORF<br>SE<br>-<br>OCDR0<br>ACIS0                     | 217<br>32<br>212<br>186                                                                            |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)                                                                                                                                                                         | Reserved OCDR ACSR Reserved SPDR SPSR                                                                                            | IDRD/OCD ACD - SPIF                    | OCDR6 ACBG - WCOL            | -<br>-<br>-<br>OCDR5<br>ACO<br>-              | JTRF  OCDR4 ACI - SPI Dat                                                                                                                  | WDRF SM2 - OCDR3 ACIE - ta Register -                                                                                                                                            | BORF SM1 - OCDR2 ACIC -                               | EXTRF SM0 - OCDR1 ACIS1 -                       | PORF SE  - OCDR0 ACISO - SPI2X                        | 217<br>32<br>212<br>186<br>146<br>146                                                              |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)                                                                                                                                                          | Reserved OCDR ACSR Reserved SPDR SPSR SPCR                                                                                       | IDRD/OCD ACD -                         | -<br>-<br>OCDR6<br>ACBG      | -<br>-<br>-<br>OCDR5<br>ACO                   | JTRF  OCDR4 ACI - SPI Dat                                                                                                                  | WDRF SM2 - OCDR3 ACIE - ta Register - CPOL                                                                                                                                       | BORF SM1  - OCDR2 ACIC - CPHA                         | EXTRF SM0  - OCDR1 ACIS1 -                      | PORF<br>SE<br>-<br>OCDR0<br>ACIS0                     | 217<br>32<br>212<br>186<br>146<br>146                                                              |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)<br>0x2B (0x4B)                                                                                                                                           | Reserved OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2                                                                                | IDRD/OCD ACD - SPIF                    | OCDR6 ACBG - WCOL            | -<br>-<br>-<br>OCDR5<br>ACO<br>-              | JTRF  OCDR4 ACI - SPI Dat - MSTR General Purpo                                                                                             | WDRF SM2 - OCDR3 ACIE - ta Register - CPOL sse I/O Register 2                                                                                                                    | BORF SM1  - OCDR2 ACIC - CPHA                         | EXTRF SM0 - OCDR1 ACIS1 -                       | PORF SE  - OCDR0 ACISO - SPI2X                        | 217<br>32<br>212<br>186<br>146<br>146<br>144<br>22                                                 |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)<br>0x2B (0x4B)<br>0x2A (0x4A)                                                                                                                            | Reserved OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1                                                                         | - IDRD/OCD ACD - SPIF SPIE             | OCDR6 ACBG - WCOL SPE        | -<br>-<br>-<br>OCDR5<br>ACO<br>-<br>-<br>DORD | JTRF  OCDR4  ACI - SPI Dati - MSTR General Purpo                                                                                           | WDRF SM2 - OCDR3 ACIE - ta Register - CPOL sse I/O Register 1                                                                                                                    | BORF SM1  - OCDR2 ACIC - CPHA                         | EXTRF SM0 - OCDR1 ACIS1 - SPR1                  | PORF SE  - OCDR0 ACISO - SPI2X SPR0                   | 217<br>32<br>212<br>186<br>146<br>146                                                              |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)<br>0x2B (0x4B)<br>0x2A (0x4A)<br>0x29 (0x49)                                                                                                             | Reserved OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved                                                                | - IDRD/OCD ACD - SPIF SPIE             | - CODR6 ACBG - WCOL SPE      | -<br>-<br>-<br>OCDR5<br>ACO<br>-<br>-<br>DORD | JTRF  OCDR4  ACI - SPI Dati - MSTR General Purpo General Purpo                                                                             | WDRF SM2 - OCDR3 ACIE - ta Register - CPOL sse I/O Register 1 -                                                                                                                  | BORF SM1  - OCDR2 ACIC  - CPHA                        | EXTRF SM0  - OCDR1 ACIS1 - SPR1                 | PORF SE  - OCDR0 ACISO - SPI2X SPR0                   | 217<br>32<br>212<br>186<br>146<br>146<br>144<br>22                                                 |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)<br>0x2B (0x4B)<br>0x2A (0x4A)<br>0x29 (0x49)<br>0x28 (0x48)                                                                                              | Reserved OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved Reserved                                                       | - IDRD/OCD ACD - SPIF SPIE             | OCDR6 ACBG - WCOL SPE        | -<br>-<br>-<br>OCDR5<br>ACO<br>-<br>-<br>DORD | JTRF  OCDR4  ACI - SPI Dati - MSTR  General Purpo General Purpo                                                                            | WDRF SM2  - OCDR3 ACIE - ta Register - CPOL see I/O Register 1                                                                                                                   | BORF SM1  - OCDR2 ACIC  - CPHA                        | EXTRF SM0 - OCDR1 ACIS1 - SPR1                  | PORF SE  - OCDR0 ACISO - SPI2X SPR0                   | 217<br>32<br>212<br>186<br>146<br>146<br>144<br>22<br>22                                           |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)<br>0x2B (0x4B)<br>0x2A (0x4A)<br>0x29 (0x49)<br>0x28 (0x48)<br>0x27 (0x47)                                                                               | Reserved OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved Reserved OCR0A                                                 | - IDRD/OCD ACD - SPIF SPIE             | - CODR6 ACBG - WCOL SPE      | -<br>-<br>-<br>OCDR5<br>ACO<br>-<br>-<br>DORD | JTRF  - OCDR4  ACI - SPI Dat - MSTR General Purpo General Purpo ner/Counter0 Outs                                                          | WDRF SM2  - OCDR3 ACIE - ta Register - CPOL use I/O Register 1 - out Compare Reg                                                                                                 | BORF SM1  - OCDR2 ACIC  - CPHA                        | EXTRF SM0  - OCDR1 ACIS1 - SPR1                 | PORF SE  - OCDR0 ACISO - SPI2X SPR0                   | 217<br>32<br>212<br>186<br>146<br>146<br>144<br>22<br>22<br>22                                     |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)<br>0x2B (0x4B)<br>0x2A (0x4A)<br>0x29 (0x49)<br>0x28 (0x48)<br>0x27 (0x47)<br>0x26 (0x46)                                                                | Reserved OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved Reserved OCR0A TCNT0                                           | - IDRD/OCD ACD - SPIF SPIE             | - CODR6 ACBG - WCOL SPE      | -<br>-<br>-<br>OCDR5<br>ACO<br>-<br>-<br>DORD | JTRF  - OCDR4  ACI - SPI Dati - MSTR General Purpo General Purpo ner/Counter0 Outp                                                         | WDRF SM2  - OCDR3 ACIE - ta Register - CPOL see I/O Register 1                                                                                                                   | BORF SM1 - OCDR2 ACIC - CPHA                          | EXTRF SM0 - OCDR1 ACIS1 - SPR1                  | PORF SE  - OCDR0 ACISO - SPI2X SPR0                   | 217<br>32<br>212<br>186<br>146<br>146<br>144<br>22<br>22                                           |
| 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2E (0x4E) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4B) 0x2A (0x4A) 0x29 (0x49) 0x28 (0x48) 0x27 (0x47) 0x26 (0x46) 0x25 (0x45)                                                                                     | Reserved OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved OCR0A TCNT0 Reserved                                           | - IDRD/OCD ACD - SPIF SPIE             | - CODR6 ACBG - WCOL SPE      | OCDR5 ACO DORD                                | JTRF  - OCDR4  ACI - SPI Dat - MSTR General Purpo General Purpo - ner/Counter0 Outp                                                        | WDRF SM2 - OCDR3 ACIE - ta Register - CPOL use I/O Register 2 use I/O Register 1 - out Compare Regunter 0 (8 Bit)                                                                | BORF SM1 - OCDR2 ACIC - CPHA - ister A                | EXTRF SM0 - OCDR1 ACIS1 - SPR1                  | PORF SE  - OCDR0 ACISO - SPI2X SPR0                   | 217<br>32<br>212<br>186<br>146<br>146<br>144<br>22<br>22<br>22                                     |
| 0x31 (0x51)<br>0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)<br>0x2B (0x4B)<br>0x2A (0x4A)<br>0x29 (0x49)<br>0x28 (0x48)<br>0x27 (0x47)<br>0x26 (0x46)<br>0x25 (0x45)<br>0x24 (0x44)                                  | Reserved OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved OCR0A TCNT0 Reserved TCCR0A                                    | - IDRD/OCD ACD - SPIF SPIE FOCOA       | OCDR6 ACBG - WCOL SPE WGM00  | OCDR5 ACO DORD - Tin                          | JTRF  - OCDR4  ACI - SPI Dat - MSTR General Purpo General Purpo ner/Counter0 Outp                                                          | WDRF SM2 - OCDR3 ACIE - ta Register - CPOL use I/O Register 2 use I/O Register 1 - out Compare Regunter0 (8 Bit) - WGM01                                                         | BORF SM1 - OCDR2 ACIC CPHA - ister A - CS02           | EXTRF SM0 - OCDR1 ACIS1 - SPR1 CS01             | PORF SE  - OCDR0 ACISO - SPI2X SPR0  CS00             | 217<br>32<br>212<br>186<br>146<br>146<br>144<br>22<br>22<br>22<br>88<br>87                         |
| 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2E (0x4E) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4B) 0x2A (0x4A) 0x29 (0x49) 0x28 (0x48) 0x27 (0x47) 0x26 (0x46) 0x25 (0x45) 0x24 (0x44) 0x23 (0x44)                                                             | Reserved OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved OCR0A TCNT0 Reserved TCCR0A GTCCR                              | - IDRD/OCD ACD - SPIF SPIE FOCOA TSM   | OCDR6 ACBG - WCOL SPE WGM00  | OCDR5 ACO DORD - Tin - COM0A1                 | JTRF  - OCDR4  ACI - SPI Dat  - MSTR  General Purpo  General Purpo  - ner/Counter0 Outp  Timer/Cot - COM0A0 -                              | WDRF SM2 - OCDR3 ACIE - ta Register - CPOL se I/O Register 2 se I/O Register 1 - out Compare Reg unter0 (8 Bit) - WGM01 -                                                        | BORF SM1 - OCDR2 ACIC - CPHA  - ister A               | EXTRF SM0 - OCDR1 ACIS1 - SPR1 CS01 PSR2        | PORF SE  - OCDR0 ACISO - SPI2X SPR0  CS00 PSR10       | 217<br>32<br>212<br>186<br>146<br>146<br>144<br>22<br>22<br>22<br>88<br>87<br>85<br>90             |
| 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2E (0x4E) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4B) 0x2A (0x4A) 0x29 (0x49) 0x28 (0x48) 0x27 (0x47) 0x26 (0x46) 0x25 (0x45) 0x24 (0x44) 0x23 (0x43) 0x22 (0x42)                                                 | Reserved OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved OCR0A TCNT0 Reserved TCCR0A GTCCR EEARH                        | - IDRD/OCD ACD - SPIF SPIE FOCOA       | OCDR6 ACBG - WCOL SPE WGM00  | COM0A1                                        | JTRF  - OCDR4  ACI - SPI Dat  - MSTR  General Purpo  General Purpo  - ner/Counter0 Outp  Timer/Cot  - COM0A0                               | WDRF SM2  - OCDR3 ACIE - ta Register - CPOL se I/O Register 2 se I/O Register 1  - out Compare Regunter0 (8 Bit) - WGM01                                                         | BORF SM1 - OCDR2 ACIC CPHA - ister A - CS02           | EXTRF SM0 - OCDR1 ACIS1 - SPR1 CS01             | PORF SE  - OCDR0 ACISO - SPI2X SPR0  CS00             | 217<br>32<br>212<br>186<br>146<br>146<br>144<br>22<br>22<br>22<br>88<br>87<br>85<br>90<br>18       |
| 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2E (0x4E) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4B) 0x2A (0x4A) 0x29 (0x49) 0x28 (0x48) 0x27 (0x47) 0x26 (0x46) 0x25 (0x45) 0x24 (0x44) 0x22 (0x44)                                                             | Reserved OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved Reserved TCNT0 Reserved TCCR0A GTCCR EEARH EEARL               | - IDRD/OCD ACD - SPIF SPIE FOCOA TSM   | OCDR6 ACBG - WCOL SPE WGM00  | COM0A1                                        | JTRF  - OCDR4  ACI - SPI Dat  - MSTR  General Purpo  General Purpo  ner/Counter0 Outp  Timer/Cot  - COM0A0  - EEPROM Addres                | WDRF SM2  - OCDR3 ACIE - ta Register - CPOL see I/O Register 2 see I/O Register 1  - out Compare Regunter0 (8 Bit)  - WGM01 - s Register Low B                                   | BORF SM1 - OCDR2 ACIC CPHA - ister A - CS02           | EXTRF SM0 - OCDR1 ACIS1 - SPR1 CS01 PSR2        | PORF SE  - OCDR0 ACISO - SPI2X SPR0  CS00 PSR10       | 217<br>32<br>212<br>186<br>146<br>146<br>144<br>22<br>22<br>22<br>88<br>87<br>85<br>90<br>18<br>18 |
| 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2E (0x4E) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4B) 0x2A (0x4A) 0x29 (0x49) 0x26 (0x48) 0x27 (0x47) 0x26 (0x46) 0x25 (0x45) 0x24 (0x44) 0x23 (0x43) 0x22 (0x42) 0x21 (0x41) 0x20 (0x40)                         | Reserved OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved OCR0A TCNT0 Reserved TCCR0A GTCCR EEARH EEARL                  | - IDRD/OCD ACD - SPIF SPIE FOCOA TSM - | OCDR6 ACBG - WCOL SPE WGM00  | OCDR5 ACO DORD - Tin - COM0A1                 | JTRF  - OCDR4  ACI - SPI Dat  - MSTR General Purpo General Purpo ner/Counter0 Outp Timer/Cot - COMOA0 EEPROM Addres                        | WDRF SM2  - OCDR3 ACIE - ta Register - CPOL see I/O Register 2 see I/O Register 1 - out Compare Regunter0 (8 Bit) - WGM01 - s Register Low B Data Register                       | BORF SM1  - OCDR2 ACIC CPHA  - ister A  - CS02 yte    | EXTRF SM0 - OCDR1 ACIS1 - SPR1 CS01 PSR2 -      | PORF SE  - OCDR0 ACISO - SPI2X SPR0  CS00 PSR10 EEAR8 | 217 32 212 186  146 146 144 22 22 22  88 87  85 90 18 18 18                                        |
| 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2E (0x4E) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4B) 0x2A (0x4A) 0x29 (0x49) 0x28 (0x48) 0x27 (0x47) 0x26 (0x46) 0x25 (0x45) 0x24 (0x44) 0x23 (0x43) 0x22 (0x42) 0x21 (0x41) 0x20 (0x40) 0x1F (0x3F)             | Reserved OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved OCR0A TCNT0 Reserved TCCR0A GTCCR EEARH EEARL EEDR EECR        | - IDRD/OCD ACD - SPIF SPIE FOCOA TSM   | OCDR6 ACBG - WCOL SPE WGM00  | COM0A1                                        | JTRF  OCDR4  ACI - SPI Dat  - MSTR General Purpo General Purpo ner/Counter0 Outp Timer/Cot - COM0A0 EEPROM Addres                          | WDRF SM2  - OCDR3 ACIE - ta Register - CPOL see I/O Register 2 see I/O Register 1 - out Compare Regunter0 (8 Bit) - WGM01 - s Register Low B Data Register EERIE                 | BORF SM1 - OCDR2 ACIC CPHA - ister A - CS02 yte       | EXTRF SM0 - OCDR1 ACIS1 - SPR1 CS01 PSR2        | PORF SE  - OCDR0 ACISO - SPI2X SPR0  CS00 PSR10       | 217 32 212 186  146 146 144 22 22 22  88 87  85 90 18 18 18 18                                     |
| 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2E (0x4E) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4B) 0x2A (0x4A) 0x29 (0x49) 0x28 (0x48) 0x27 (0x47) 0x26 (0x45) 0x25 (0x45) 0x24 (0x44) 0x23 (0x43) 0x22 (0x42) 0x21 (0x41) 0x20 (0x40) 0x1F (0x3F) 0x1E (0x3E) | Reserved OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved OCR0A TCNT0 Reserved TCCR0A GTCCR EEARH EEARL EEDR EECR GPIOR0 | - IDRD/OCD ACD - SPIF SPIE FOCOA TSM   | OCDR6 ACBG - WCOL SPE WGM00  | OCDR5 ACO DORD - Tin - COM0A1                 | JTRF  OCDR4  ACI - SPI Dat  - MSTR General Purpo General Purpo ner/Counter0 Outp Timer/Cot - COM0A0 EEPROM Addres EEPROM I - General Purpo | WDRF SM2  - OCDR3 ACIE - ta Register - CPOL se I/O Register 2 se I/O Register 1 - Dut Compare Regunter0 (8 Bit) - WGM01 - s Register Low B Data Register EERIE se I/O Register 0 | BORF SM1 - OCDR2 ACIC CPHA - ister A - CS02 yte EEMWE | EXTRF SM0 - OCDR1 ACIS1 - SPR1 CS01 PSR2 - EEWE | PORF SE  - OCDR0 ACISO - SPI2X SPR0  CS00 PSR10 EEAR8 | 217 32 212 186  146 146 144 22 22 22  88 87  85 90 18 18 18 18 22                                  |
| 0x31 (0x51) 0x30 (0x50) 0x2F (0x4F) 0x2E (0x4E) 0x2D (0x4D) 0x2C (0x4C) 0x2B (0x4B) 0x2A (0x4A) 0x29 (0x49) 0x28 (0x48) 0x27 (0x47) 0x26 (0x46) 0x25 (0x45) 0x24 (0x44) 0x23 (0x43) 0x22 (0x42) 0x21 (0x41) 0x20 (0x40) 0x1F (0x3F)             | Reserved OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved OCR0A TCNT0 Reserved TCCR0A GTCCR EEARH EEARL EEDR EECR        | - IDRD/OCD ACD - SPIF SPIE FOCOA TSM - | OCDR6 ACBG - WCOL SPE WGM00  | OCDR5 ACO DORD - Tin - COM0A1                 | JTRF  OCDR4  ACI - SPI Dat  - MSTR General Purpo General Purpo ner/Counter0 Outp Timer/Cot - COM0A0 EEPROM Addres                          | WDRF SM2  - OCDR3 ACIE - ta Register - CPOL see I/O Register 2 see I/O Register 1 - out Compare Regunter0 (8 Bit) - WGM01 - s Register Low B Data Register EERIE                 | BORF SM1 - OCDR2 ACIC CPHA - ister A - CS02 yte       | EXTRF SM0 - OCDR1 ACIS1 - SPR1 CS01 PSR2 -      | PORF SE  - OCDR0 ACISO - SPI2X SPR0  CS00 PSR10 EEAR8 | 217 32 212 186  146 146 144 22 22 22  88 87  85 90 18 18 18 18                                     |





| Address     | Name     | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Page |
|-------------|----------|--------|--------|--------|--------|--------|--------|--------|--------|------|
| 0x1B (0x3B) | Reserved | -      | -      | -      | -      | -      | -      | -      | -      |      |
| 0x1A (0x3A) | Reserved | -      | -      | -      | -      | -      | -      | -      | -      |      |
| 0x19 (0x39) | Reserved | _      | _      | -      | -      | -      | -      | _      | -      |      |
| 0x18 (0x38) | Reserved | -      | -      | -      | -      | -      | -      | -      | -      |      |
| 0x17 (0x37) | TIFR2    | _      | _      | _      | _      | _      | _      | OCF2A  | TOV2   | 137  |
| 0x16 (0x36) | TIFR1    | -      | -      | ICF1   | -      | -      | OCF1B  | OCF1A  | TOV1   | 119  |
| 0x15 (0x35) | TIFR0    | -      | -      | -      | -      | -      | -      | OCF0A  | TOV0   | 88   |
| 0x14 (0x34) | PORTG    | -      | -      | -      | PORTG4 | PORTG3 | PORTG2 | PORTG1 | PORTG0 | 71   |
| 0x13 (0x33) | DDRG     | -      | -      | -      | DDG4   | DDG3   | DDG2   | DDG1   | DDG0   | 71   |
| 0x12 (0x32) | PING     | -      | _      | PING5  | PING4  | PING3  | PING2  | PING1  | PING0  | 71   |
| 0x11 (0x31) | PORTF    | PORTF7 | PORTF6 | PORTF5 | PORTF4 | PORTF3 | PORTF2 | PORTF1 | PORTF0 | 70   |
| 0x10 (0x30) | DDRF     | DDF7   | DDF6   | DDF5   | DDF4   | DDF3   | DDF2   | DDF1   | DDF0   | 70   |
| 0x0F (0x2F) | PINF     | PINF7  | PINF6  | PINF5  | PINF4  | PINF3  | PINF2  | PINF1  | PINF0  | 71   |
| 0x0E (0x2E) | PORTE    | PORTE7 | PORTE6 | PORTE5 | PORTE4 | PORTE3 | PORTE2 | PORTE1 | PORTE0 | 70   |
| 0x0D (0x2D) | DDRE     | DDE7   | DDE6   | DDE5   | DDE4   | DDE3   | DDE2   | DDE1   | DDE0   | 70   |
| 0x0C (0x2C) | PINE     | PINE7  | PINE6  | PINE5  | PINE4  | PINE3  | PINE2  | PINE1  | PINE0  | 70   |
| 0x0B (0x2B) | PORTD    | PORTD7 | PORTD6 | PORTD5 | PORTD4 | PORTD3 | PORTD2 | PORTD1 | PORTD0 | 70   |
| 0x0A (0x2A) | DDRD     | DDD7   | DDD6   | DDD5   | DDD4   | DDD3   | DDD2   | DDD1   | DDD0   | 70   |
| 0x09 (0x29) | PIND     | PIND7  | PIND6  | PIND5  | PIND4  | PIND3  | PIND2  | PIND1  | PIND0  | 70   |
| 0x08 (0x28) | PORTC    | PORTC7 | PORTC6 | PORTC5 | PORTC4 | PORTC3 | PORTC2 | PORTC1 | PORTC0 | 69   |
| 0x07 (0x27) | DDRC     | DDC7   | DDC6   | DDC5   | DDC4   | DDC3   | DDC2   | DDC1   | DDC0   | 69   |
| 0x06 (0x26) | PINC     | PINC7  | PINC6  | PINC5  | PINC4  | PINC3  | PINC2  | PINC1  | PINC0  | 70   |
| 0x05 (0x25) | PORTB    | PORTB7 | PORTB6 | PORTB5 | PORTB4 | PORTB3 | PORTB2 | PORTB1 | PORTB0 | 69   |
| 0x04 (0x24) | DDRB     | DDB7   | DDB6   | DDB5   | DDB4   | DDB3   | DDB2   | DDB1   | DDB0   | 69   |
| 0x03 (0x23) | PINB     | PINB7  | PINB6  | PINB5  | PINB4  | PINB3  | PINB2  | PINB1  | PINB0  | 69   |
| 0x02 (0x22) | PORTA    | PORTA7 | PORTA6 | PORTA5 | PORTA4 | PORTA3 | PORTA2 | PORTA1 | PORTA0 | 69   |
| 0x01 (0x21) | DDRA     | DDA7   | DDA6   | DDA5   | DDA4   | DDA3   | DDA2   | DDA1   | DDA0   | 69   |
| 0x00 (0x20) | PINA     | PINA7  | PINA6  | PINA5  | PINA4  | PINA3  | PINA2  | PINA1  | PINA0  | 69   |

Note:1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.

- 2. I/O Registers within the address range 0x00 0x1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions.
- 3. Some of the Status Flags are cleared by writing a logical one to them. Note that, unlike most other AVRs, the CBI and SBI instructions will only operate on the specified bit, and can therefore be used on registers containing such Status Flags. The CBI and SBI instructions work with registers 0x00 to 0x1F only.
- 4. When using the I/O specific commands IN and OUT, the I/O addresses 0x00 0x3F must be used. When addressing I/O Registers as data space using LD and ST instructions, 0x20 must be added to these addresses. The ATmega165 is a complex microcontroller with more peripheral units than can be supported within the 64 location reserved in Opcode for the IN and OUT instructions. For the Extended I/O space from 0x60 0xFF in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used.

# **Instruction Set Summary**

| Mnemonics            | Operands          | Description                                                   | Operation                                                                                | Flags              | #Clocks      |
|----------------------|-------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------|--------------------|--------------|
| ARITHMETIC AND L     | OGIC INSTRUCTIONS | 3                                                             |                                                                                          | •                  |              |
| ADD                  | Rd, Rr            | Add two Registers                                             | Rd ← Rd + Rr                                                                             | Z,C,N,V,H          | 1            |
| ADC                  | Rd, Rr            | Add with Carry two Registers                                  | $Rd \leftarrow Rd + Rr + C$                                                              | Z,C,N,V,H          | 1            |
| ADIW                 | Rdl,K             | Add Immediate to Word                                         | Rdh:Rdl ← Rdh:Rdl + K                                                                    | Z,C,N,V,S          | 2            |
| SUB                  | Rd, Rr            | Subtract two Registers                                        | Rd ← Rd - Rr                                                                             | Z,C,N,V,H          | 1            |
| SUBI                 | Rd, K             | Subtract Constant from Register                               | Rd ← Rd - K                                                                              | Z,C,N,V,H          | 1            |
| SBC                  | Rd, Rr            | Subtract with Carry two Registers                             | Rd ← Rd - Rr - C                                                                         | Z,C,N,V,H          | 1            |
| SBCI                 | Rd, K             | Subtract with Carry Constant from Reg.                        | Rd ← Rd - K - C                                                                          | Z,C,N,V,H          | 1            |
| SBIW                 | Rdl,K             | Subtract Immediate from Word                                  | Rdh:Rdl ← Rdh:Rdl - K                                                                    | Z,C,N,V,S          | 2            |
| AND                  | Rd, Rr            | Logical AND Registers                                         | Rd ← Rd • Rr                                                                             | Z,N,V              | 1            |
| ANDI                 | Rd, K             | Logical AND Register and Constant                             | Rd ← Rd • K                                                                              | Z,N,V              | 1            |
| OR                   | Rd, Rr            | Logical OR Registers                                          | Rd ← Rd v Rr                                                                             | Z,N,V              | 1            |
| ORI                  | Rd, K             | Logical OR Register and Constant                              | Rd ← Rd v K                                                                              | Z,N,V              | 1            |
| EOR<br>COM           | Rd, Rr<br>Rd      | Exclusive OR Registers                                        | Rd ← Rd ⊕ Rr                                                                             | Z,N,V              | 1            |
|                      | 1                 | One's Complement                                              | Rd ← 0xFF – Rd                                                                           | Z,C,N,V            |              |
| NEG<br>SBR           | Rd<br>Rd,K        | Two's Complement                                              | $Rd \leftarrow 0x00 - Rd$ $Rd \leftarrow Rd \vee K$                                      | Z,C,N,V,H<br>Z,N,V | 1            |
| CBR                  | Rd,K              | Set Bit(s) in Register  Clear Bit(s) in Register              | $Rd \leftarrow Rd \bullet (0xFF - K)$                                                    | Z,N,V<br>Z,N,V     | 1            |
|                      | Rd                |                                                               | ,                                                                                        |                    | 1            |
| INC<br>DEC           | Rd                | Increment  Decrement                                          | Rd ← Rd + 1<br>Rd ← Rd − 1                                                               | Z,N,V<br>Z,N,V     | 1            |
| TST                  | Rd                | Test for Zero or Minus                                        | Rd ← Rd • Rd                                                                             | Z,N,V<br>Z,N,V     | 1            |
| CLR                  | Rd                | Clear Register                                                | Rd ← Rd ⊕ Rd                                                                             | Z,N,V              | 1            |
| SER                  | Rd                | Set Register                                                  | Rd ← 0xFF                                                                                | None               | 1            |
| MUL                  | Rd, Rr            | Multiply Unsigned                                             | $R1:R0 \leftarrow Rd \times Rr$                                                          | Z,C                | 2            |
| MULS                 | Rd, Rr            | Multiply Signed                                               | R1:R0 ← Rd x Rr                                                                          | Z,C                | 2            |
| MULSU                | Rd, Rr            | Multiply Signed with Unsigned                                 | R1:R0 ← Rd x Rr                                                                          | Z,C                | 2            |
| FMUL                 | Rd, Rr            | Fractional Multiply Unsigned                                  | R1:R0 ← (Rd x Rr) << 1                                                                   | Z,C                | 2            |
| FMULS                | Rd, Rr            | Fractional Multiply Signed                                    | R1:R0 ← (Rd x Rr) << 1                                                                   | Z,C                | 2            |
| FMULSU               | Rd, Rr            | Fractional Multiply Signed with Unsigned                      | R1:R0 ← (Rd x Rr) << 1                                                                   | Z,C                | 2            |
| BRANCH INSTRUCT      | TIONS             |                                                               |                                                                                          |                    |              |
| RJMP                 | k                 | Relative Jump                                                 | PC ← PC + k + 1                                                                          | None               | 2            |
| IJMP                 |                   | Indirect Jump to (Z)                                          | PC ← Z                                                                                   | None               | 2            |
| JMP                  | k                 | Direct Jump                                                   | PC ← k                                                                                   | None               | 3            |
| RCALL                | k                 | Relative Subroutine Call                                      | PC ← PC + k + 1                                                                          | None               | 3            |
| ICALL                |                   | Indirect Call to (Z)                                          | PC ← Z                                                                                   | None               | 3            |
| CALL                 | k                 | Direct Subroutine Call                                        | PC ← k                                                                                   | None               | 4            |
| RET                  |                   | Subroutine Return                                             | PC ← STACK                                                                               | None               | 4            |
| RETI                 |                   | Interrupt Return                                              | PC ← STACK                                                                               | 1                  | 4            |
| CPSE                 | Rd,Rr             | Compare, Skip if Equal                                        | if (Rd = Rr) PC ← PC + 2 or 3                                                            | None               | 1/2/3        |
| CP                   | Rd,Rr             | Compare                                                       | Rd – Rr                                                                                  | Z, N,V,C,H         | 1            |
| CPC                  | Rd,Rr             | Compare with Carry                                            | Rd – Rr – C                                                                              | Z, N,V,C,H         | 1            |
| CPI                  | Rd,K              | Compare Register with Immediate                               | Rd – K                                                                                   | Z, N,V,C,H         | 1            |
| SBRC                 | Rr, b             | Skip if Bit in Register Cleared                               | if (Rr(b)=0) PC ← PC + 2 or 3                                                            | None               | 1/2/3        |
| SBRS                 | Rr, b             | Skip if Bit in Register is Set                                | if (Rr(b)=1) PC ← PC + 2 or 3                                                            | None               | 1/2/3        |
| SBIC                 | P, b              | Skip if Bit in I/O Register Cleared                           | if (P(b)=0) PC ← PC + 2 or 3                                                             | None               | 1/2/3        |
| SBIS<br>BRBS         | P, b              | Skip if Bit in I/O Register is Set  Branch if Status Flag Set | if (P(b)=1) PC ← PC + 2 or 3<br>if (SREG(s) = 1) then PC←PC+k + 1                        | None               | 1/2/3<br>1/2 |
| BRBC                 | s, k<br>s, k      | Branch if Status Flag Cleared                                 | if (SREG(s) = 1) then PC←PC+k + 1<br>if (SREG(s) = 0) then PC←PC+k + 1                   | None<br>None       | 1/2          |
| BREQ                 | k                 | Branch if Equal                                               | if $(Z = 1)$ then $PC \leftarrow PC + k + 1$                                             | None               | 1/2          |
| BRNE                 | k                 | Branch if Not Equal                                           | if $(Z = 0)$ then $PC \leftarrow PC + k + 1$                                             | None               | 1/2          |
| BRCS                 | k                 | Branch if Carry Set                                           | if (C = 1) then PC $\leftarrow$ PC + k + 1                                               | None               | 1/2          |
| BRCC                 | k                 | Branch if Carry Cleared                                       | if (C = 0) then PC $\leftarrow$ PC + k + 1                                               | None               | 1/2          |
| BRSH                 | k                 | Branch if Same or Higher                                      | if (C = 0) then PC $\leftarrow$ PC + k + 1                                               | None               | 1/2          |
| BRLO                 | k                 | Branch if Lower                                               | if (C = 1) then PC $\leftarrow$ PC + k + 1                                               | None               | 1/2          |
| BRMI                 | k                 | Branch if Minus                                               | if (N = 1) then PC ← PC + k + 1                                                          | None               | 1/2          |
| BRPL                 | k                 | Branch if Plus                                                | if (N = 0) then PC ← PC + k + 1                                                          | None               | 1/2          |
| BRGE                 | k                 | Branch if Greater or Equal, Signed                            | if $(N \oplus V = 0)$ then $PC \leftarrow PC + k + 1$                                    | None               | 1/2          |
|                      | k                 | Branch if Less Than Zero, Signed                              | if (N $\oplus$ V= 1) then PC $\leftarrow$ PC + k + 1                                     | None               | 1/2          |
| BRLT                 |                   | Branch if Half Carry Flag Set                                 | if (H = 1) then PC ← PC + k + 1                                                          | None               | 1/2          |
| BRHS                 | k                 | Branch i Hail Carry Hag Get                                   |                                                                                          |                    |              |
|                      | k<br>k            | Branch if Half Carry Flag Cleared                             | if (H = 0) then PC ← PC + k + 1                                                          | None               | 1/2          |
| BRHS                 | 1                 |                                                               | if (H = 0) then PC $\leftarrow$ PC + k + 1<br>if (T = 1) then PC $\leftarrow$ PC + k + 1 | None<br>None       | 1/2<br>1/2   |
| BRHS<br>BRHC         | k                 | Branch if Half Carry Flag Cleared                             |                                                                                          |                    |              |
| BRHS<br>BRHC<br>BRTS | k<br>k            | Branch if Half Carry Flag Cleared Branch if T Flag Set        | if (T = 1) then PC ← PC + k + 1                                                          | None               | 1/2          |





| Mnemonics        | Operands         | Description                                                   | Operation                                                                          | Flags        | #Clocks |
|------------------|------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------|--------------|---------|
| BRIE             | k                | Branch if Interrupt Enabled                                   | if ( I = 1) then PC ← PC + k + 1                                                   | None         | 1/2     |
| BRID             | k                | Branch if Interrupt Disabled                                  | if ( I = 0) then PC ← PC + k + 1                                                   | None         | 1/2     |
| BIT AND BIT-TEST | INSTRUCTIONS     |                                                               |                                                                                    |              |         |
| SBI              | P,b              | Set Bit in I/O Register                                       | I/O(P,b) ← 1                                                                       | None         | 2       |
| CBI              | P,b              | Clear Bit in I/O Register                                     | I/O(P,b) ← 0                                                                       | None         | 2       |
| LSL              | Rd               | Logical Shift Left                                            | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$                                     | Z,C,N,V      | 1       |
| LSR              | Rd               | Logical Shift Right                                           | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$                                     | Z,C,N,V      | 1       |
| ROL              | Rd               | Rotate Left Through Carry                                     | $Rd(0)\leftarrow C,Rd(n+1)\leftarrow Rd(n),C\leftarrow Rd(7)$                      | Z,C,N,V      | 1       |
| ROR              | Rd               | Rotate Right Through Carry                                    | $Rd(7)\leftarrow C,Rd(n)\leftarrow Rd(n+1),C\leftarrow Rd(0)$                      | Z,C,N,V      | 1       |
| ASR              | Rd               | Arithmetic Shift Right                                        | $Rd(n) \leftarrow Rd(n+1), n=06$                                                   | Z,C,N,V      | 1       |
| SWAP             | Rd               | Swap Nibbles                                                  | Rd(30)←Rd(74),Rd(74)←Rd(30)                                                        | None         | 1       |
| BSET             | s                | Flag Set                                                      | SREG(s) ← 1                                                                        | SREG(s)      | 1       |
| BCLR             | s                | Flag Clear                                                    | $SREG(s) \leftarrow 0$                                                             | SREG(s)      | 1       |
| BST              | Rr, b            | Bit Store from Register to T                                  | $T \leftarrow Rr(b)$                                                               | Т            | 1       |
| BLD              | Rd, b            | Bit load from T to Register                                   | $Rd(b) \leftarrow T$                                                               | None         | 1       |
| SEC              |                  | Set Carry                                                     | C ← 1                                                                              | С            | 1       |
| CLC              |                  | Clear Carry                                                   | C ← 0                                                                              | С            | 1       |
| SEN              |                  | Set Negative Flag                                             | N ← 1                                                                              | N            | 1       |
| CLN              |                  | Clear Negative Flag                                           | N ← 0                                                                              | N            | 1       |
| SEZ              |                  | Set Zero Flag                                                 | Z ← 1                                                                              | Z            | 1       |
| CLZ              |                  | Clear Zero Flag                                               | Z ← 0                                                                              | Z            | 1       |
| SEI              |                  | Global Interrupt Enable                                       | I ← 1                                                                              | 1            | 1       |
| CLI              |                  | Global Interrupt Disable                                      | 1 ← 0                                                                              | I            | 1       |
| SES              |                  | Set Signed Test Flag                                          | S ← 1                                                                              | S            | 1       |
| CLS              |                  | Clear Signed Test Flag                                        | S ← 0                                                                              | S            | 1       |
| SEV              |                  | Set Twos Complement Overflow.                                 | V ← 1                                                                              | V            | 1       |
| CLV              |                  | Clear Twos Complement Overflow                                | V ← 0                                                                              | V            | 1       |
| SET              |                  | Set T in SREG                                                 | T ← 1                                                                              | Т            | 1       |
| CLT              |                  | Clear T in SREG                                               | T ← 0                                                                              | T            | 1       |
| SEH              |                  | Set Half Carry Flag in SREG                                   | H ← 1                                                                              | H            | 1       |
| CLH              |                  | Clear Half Carry Flag in SREG                                 | H ← 0                                                                              | Н            | 1       |
| DATA TRANSFER II | 1                | T                                                             | 1                                                                                  | T            |         |
| MOV              | Rd, Rr           | Move Between Registers                                        | Rd ← Rr                                                                            | None         | 1       |
| MOVW             | Rd, Rr           | Copy Register Word                                            | Rd+1:Rd ← Rr+1:Rr                                                                  | None         | 1       |
| LDI              | Rd, K            | Load Immediate                                                | Rd ← K                                                                             | None         | 1       |
| LD               | Rd, X            | Load Indirect                                                 | $Rd \leftarrow (X)$                                                                | None         | 2       |
| LD               | Rd, X+           | Load Indirect and Post-Inc.                                   | $Rd \leftarrow (X), X \leftarrow X + 1$                                            | None         | 2       |
| LD               | Rd, - X          | Load Indirect and Pre-Dec.                                    | $X \leftarrow X - 1$ , $Rd \leftarrow (X)$                                         | None         | 2       |
| LD               | Rd, Y            | Load Indirect                                                 | $Rd \leftarrow (Y)$                                                                | None         | 2       |
| LD               | Rd, Y+           | Load Indirect and Post-Inc.                                   | $Rd \leftarrow (Y), Y \leftarrow Y + 1$                                            | None         | 2       |
| LD<br>LDD        | Rd, - Y          | Load Indirect and Pre-Dec.                                    | $Y \leftarrow Y - 1, Rd \leftarrow (Y)$                                            | None         | 2       |
| LDD              | Rd,Y+q           | Load Indirect with Displacement  Load Indirect                | $Rd \leftarrow (Y + q)$ $Rd \leftarrow (Z)$                                        | None         | 2       |
| LD               | Rd, Z            |                                                               | , ,                                                                                | None         |         |
| LD               | Rd, Z+<br>Rd, -Z | Load Indirect and Post-Inc.  Load Indirect and Pre-Dec.       | $Rd \leftarrow (Z), Z \leftarrow Z+1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$      | None<br>None | 2       |
| LDD              |                  |                                                               |                                                                                    |              |         |
| LDS              | Rd, Z+q<br>Rd, k | Load Indirect with Displacement  Load Direct from SRAM        | $Rd \leftarrow (Z + q)$ $Rd \leftarrow (k)$                                        | None<br>None | 2       |
| ST               | X, Rr            | Store Indirect                                                | $(X) \leftarrow Rr$                                                                | None         | 2       |
| ST               | X+, Rr           | Store Indirect Store Indirect and Post-Inc.                   | $(X) \leftarrow \text{Fi}$<br>$(X) \leftarrow \text{Rr}, X \leftarrow X + 1$       | None         | 2       |
| ST               | - X, Rr          | Store Indirect and Pre-Dec.                                   | $(X) \leftarrow RI, X \leftarrow X + I$<br>$X \leftarrow X - 1, (X) \leftarrow Rr$ | None         | 2       |
| ST               | Y, Rr            | Store Indirect and Fie-Dec. Store Indirect                    | $(Y) \leftarrow Rr$                                                                | None         | 2       |
| ST               | Y+, Rr           | Store Indirect Store Indirect and Post-Inc.                   | $(Y) \leftarrow RI$<br>$(Y) \leftarrow Rr, Y \leftarrow Y + 1$                     | None         | 2       |
| ST               | - Y, Rr          | Store Indirect and Pro-Dec.                                   | $Y \leftarrow Y - 1, (Y) \leftarrow Rr$                                            | None         | 2       |
| STD              | Y+q,Rr           | Store Indirect and Pre-Dec.  Store Indirect with Displacement | $Y \leftarrow Y - Y, (Y) \leftarrow RY$<br>$(Y + q) \leftarrow RY$                 | None         | 2       |
| ST               | Z, Rr            | Store Indirect Store Indirect                                 | (Z) ← Rr                                                                           | None         | 2       |
| ST               | Z+, Rr           | Store Indirect Store Indirect and Post-Inc.                   | $(Z) \leftarrow \Gamma \Gamma$<br>$(Z) \leftarrow Rr, Z \leftarrow Z + 1$          | None         | 2       |
| ST               | -Z, Rr           | Store Indirect and Prost-Inc.  Store Indirect and Pre-Dec.    | $(Z) \leftarrow RI, Z \leftarrow Z + I$<br>$Z \leftarrow Z - 1, (Z) \leftarrow Rr$ | None         | 2       |
| STD              | Z+q,Rr           | Store Indirect with Displacement                              | $(Z+q) \leftarrow Rr$                                                              | None         | 2       |
| STS              | k, Rr            | Store Direct to SRAM                                          | (k) ← Rr                                                                           | None         | 2       |
| LPM              | 15, 111          | Load Program Memory                                           | $R0 \leftarrow (Z)$                                                                | None         | 3       |
| LPM              | Rd, Z            | Load Program Memory                                           | $Rd \leftarrow (Z)$                                                                | None         | 3       |
| LPM              | Rd, Z+           | Load Program Memory and Post-Inc                              | $Rd \leftarrow (Z), Z \leftarrow Z+1$                                              | None         | 3       |
| SPM              | 11U, ZT          | Store Program Memory                                          | $(Z) \leftarrow R1:R0$                                                             | None         | -       |
| IN               | Rd, P            | In Port                                                       | (2) ← R1:R0<br>Rd ← P                                                              | None         | 1       |
| OUT              | P, Rr            | Out Port                                                      | P ← Rr                                                                             | None         | 1       |
| PUSH             | Rr               | Push Register on Stack                                        | STACK ← Rr                                                                         | None         | 2       |
| 1 0011           | 1 111            | I I USH HOUISIEL OH SIACK                                     | OTAOK (= III                                                                       | INCHE        |         |

| Mnemonics       | Operands  | Description             | Operation                                | Flags | #Clocks |
|-----------------|-----------|-------------------------|------------------------------------------|-------|---------|
| POP             | Rd        | Pop Register from Stack | Rd ← STACK                               | None  | 2       |
| MCU CONTROL INS | TRUCTIONS |                         |                                          |       |         |
| NOP             |           | No Operation            |                                          | None  | 1       |
| SLEEP           |           | Sleep                   | (see specific descr. for Sleep function) | None  | 1       |
| WDR             |           | Watchdog Reset          | (see specific descr. for WDR/timer)      | None  | 1       |
| BREAK           |           | Break                   | For On-chip Debug Only                   | None  | N/A     |





## **Ordering Information**

| Speed (MHz)       | Power Supply | Ordering Code                                                                                      | Package <sup>(1)</sup>     | Operation Range               |
|-------------------|--------------|----------------------------------------------------------------------------------------------------|----------------------------|-------------------------------|
| 8(2)              | 1.8 - 5.5V   | ATmega165V-8AI<br>ATmega165V-8AJ <sup>(3)</sup><br>ATmega165V-8MI<br>ATmega165V-8MJ <sup>(3)</sup> | 64A<br>64A<br>64M1<br>64M1 | Industrial<br>(-40°C to 85°C) |
| 16 <sup>(2)</sup> | 4.5 - 5.5V   | ATmega165-16AI<br>ATmega165-16AJ <sup>(3)</sup><br>ATmega165-16MI<br>ATmega165-16MJ <sup>(3)</sup> | 64A<br>64A<br>64M1<br>64M1 | Industrial<br>(-40°C to 85°C) |

Notes:1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

- 2. See Figure 127 and Figure 128.
- 3. Pb-free alternative.

|             | Package Type                                                                    |
|-------------|---------------------------------------------------------------------------------|
| 64 <b>A</b> | 64-Lead, Thin (1.0 mm) Plastic Gull Wing Quad Flat Package (TQFP)               |
| 64M1        | 64-pad, 9 x 9 x 1.0 mm body, lead pitch 0.50 mm, Micro Lead Frame Package (MLF) |

## **Packaging Information**

## 64A



### **COMMON DIMENSIONS**

(Unit of Measure = mm)

| SYMBOL | MIN   | NOM      | MAX   | NOTE   |
|--------|-------|----------|-------|--------|
| А      | _     | -        | 1.20  |        |
| A1     | 0.05  | -        | 0.15  |        |
| A2     | 0.95  | 1.00     | 1.05  |        |
| D      | 15.75 | 16.00    | 16.25 |        |
| D1     | 13.90 | 14.00    | 14.10 | Note 2 |
| Е      | 15.75 | 16.00    | 16.25 |        |
| E1     | 13.90 | 14.00    | 14.10 | Note 2 |
| В      | 0.30  | -        | 0.45  |        |
| С      | 0.09  | -        | 0.20  |        |
| L      | 0.45  | _        | 0.75  |        |
| е      |       | 0.80 TYP |       |        |

Notes:

- 1. This package conforms to JEDEC reference MS-026, Variation AEB.
- Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25 mm per side. Dimensions D1 and E1 are maximum plastic body size dimensions including mold mismatch.
- 3. Lead coplanarity is 0.10 mm maximum.

10/5/2001



2325 Orchard Parkway San Jose, CA 95131 TITLE

64A, 64-lead, 14 x 14 mm Body Size, 1.0 mm Body Thickness,

0.8 mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP)

DRAWING NO. REV.
64A B





## 64M1



## **Errata**

ATmega165 Rev A

No known errata.





## Datasheet Change Log for ATmega165

Rev. 2514A-06/04

Please note that the referring page numbers in this section are referring to this document. The referring revision in this section are referring to the document revision.

1. Initial revision.



## **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311

Fax: 1(408) 487-2600

### **Regional Headquarters**

### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland

Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong

Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033

Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

### **Atmel Operations**

### Memory

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

## ASIC/ASSP/Smart Cards

Fax: (33) 4-42-53-60-01

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00

1150 East Cheyenne Mtn. Blvd.

Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland

Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### RF/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0

Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA

Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom

Avenue de Rochepleine BP 123

38521 Saint-Egreve Cedex, France

Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

Literature Requests www.atmel.com/literature

Disclaimer: Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

#### © Atmel Corporation 2004. All rights reserved.

Atmel<sup>®</sup> and combinations thereof, AVR<sup>®</sup>, and AVR Studio<sup>®</sup> are the registered trademarks of Atmel Corporation or its subsidiaries. Microsoft<sup>®</sup>, Windows<sup>®</sup>, Windows NT<sup>®</sup>, and Windows XP<sup>®</sup> are the registered trademarks of Microsoft Corporation. Other terms and product names may be the trademarks of others

